# Lab 7

# HTAX TX/RX interface and SV Assertions

## Due date

Nov 4, 2024 11:59 PM CST

#### Table of content

| Academic Integrity | 2 |
|--------------------|---|
| Introduction       |   |
| Design Under Test  | 2 |
| Environment Setup  |   |
| To-do              | 5 |
| Deliverables       | 6 |

## **Academic Integrity**

The following actions are strictly prohibited and violate the honor code. The minimum penalty for plagiarism is a grade of zero and a report to the Aggie honor system office.

- Sharing your solutions with a classmate.
- Uploading assignments to external websites or tutoring websites
- Copying solutions from external websites or tutoring websites
- Copying code from a classmate or unauthorized sources and submitting it as your

#### Introduction

In this lab, you wil learn to write UVM's Driver and Monitor logic, gaining skills in designing UVM Drivers and monitoring transactions, all within the UVM framework.

## Design Under Test

The DUT is the HyperTransport Advanced X-Bar whose specifications are mentioned in this document: 

HyperTransport Advanced X-Bar HTAX Specification.pdf.

## **Environment Setup**

- 1. Accept the assignment's repository on GitHub Classroom: <a href="https://classroom.github.com/a/JQLI2H2I">https://classroom.github.com/a/JQLI2H2I</a>
- 2. Source the setup file.

source setupX.bash cd work

3. Similar to previous lab we have partial UVM-TB for HTAX design. Below is list of files in lab7/directory with brief description

test/test\_lib.svh – UVM Test library
 test/base\_test.sv – Base test template

• test/simple\_random\_test.sv - Kicks of simple random sequence on port [1] sequencer

• *tb/htax\_defines.sv* – Design related defines

• tb/htax\_pkg.sv - Include UVM components and object related files

tb/htax\_top.sv - TB Top module
 tb/htax\_packet\_c.sv - HTAX packet class

• tb/htax\_tx\_mon\_packet\_c.sv - HTAX TX Monitor packet class (NEW)

• tb/htax\_seqs.sv - Base sequence and simple random sequence code

```
• tb/htax_env.sv - UVM Environment (only UVM agent instantiated)
```

- tb/htax\_tx\_agent\_c.sv TX Agent (sequencer and driver instantiated)
- tb/htax\_tx\_driver\_c.sv We'll write the code in this lab
- *tb/htax\_tx\_monitor\_c.sv* We'll write the code in this lab (NEW)
- tb/htax\_sequencer\_c.sv TX Sequencer code
- tb/htax\_tx\_interface.sv tb/htax rx interface.sv TX Interface and SV Assertions
   RX Interface and SV Assertions
- 3. Driver Code: Open tb/htax\_tx\_driver\_c.sv. In run\_phase() we initiate below tasks,

4. Monitor Code: Open tb/htax\_tx\_monitor\_c.sv. You need to complete the TO DOs in the task run\_phase. Simple random test: Run this test using below command:

```
cd sim
xrun -f run.f +UVM_TESTNAME=simple_random_test
```

The test is simulated successfully if there are no UVM\_FATAL, UVM\_ERROR and no Assertion failures with signature "ncsim: \*E,ASRTST" in the summary at the end of simulation.

```
** Report counts by severity
UVM_INFO: 42
UVM_WARNING: 0
UVM_ERROR: 0
UVM_FATAL: 0
```

5. HTAX Packet and HTAX TX Monitor Packet is printed in log. *Make sure dest\_port and data match for both of them*.

```
Value
Name
                                        Type
                                                                    @6509
                                        htax packet c
 delay
dest_port
                                                            32
                                                                    hf
                                        integral
                                                                    'h3
                                                            32
                                        integral
                                                                    ¹h2
                                        integral
  length
                                        integral
                                                            32
                                                                    'h7
                                        da(integral)
 data
                                                                    he726edcf4db57cf5
h2aa53d6f71d7331c
     [0]
                                                            64
                                        integra
                                                            64
     [1]
                                        integral
                                                            64
                                                                    hd9ccbdb2a66b2a32
                                        integral
                                                                    h23b3634650179c2e
                                        integral
                                        integral
                                                            64
                                                                    h74f5acd72ee43c73
                                                                   'h678dc714a4c8fc7a
'h35dd273c32dd4b53
14610000
'd2
     [5]
                                        integral
                                                            64
     [6]
                                                            64
                                        integral
                                                            64
32
17
 begin_time
                                        time
  depth
                                        int
                                                                   simple_random_seq
uvm_test_top.tb.tx_port[1].sequencer.simple_random_seq
uvm_test_top.tb.tx_port[1].sequencer
                                        string
 parent sequence (name)
 parent sequence (full name)
                                        string
  sequencer
                                        string
                            Type
                                                         Size
                                                                Value
ntax_tx_mon_packet_c
dest_port
                           htax_tx_mon_packet_c
                                                                 @4619
                                                                 h3
                            integral
                            da(integral)
 data
     [0]
[1]
                                                                 he726edcf4db57cf5h2aa53d6f71d7331c
                            integral
                                                         64
                            integral
                                                         64
                                                                 'hd9ccbdb2a66b2a32
'h23b3634650179c2e
                                                         64
64
64
     [2]
[3]
                            integral
                            integral
     [4]
                            integral
                                                                 h74f5acd72ee43c73
                            integral
                                                                 'h678dc714a4c8fc7a
                                                                 h35dd273c32dd4b53
                            integral
```

6. Open Waveform: open the waveform database using below command

simvision waves.shm/ &

7. Send all htax\_tx\_intf signals to waveform window. You can see the waveform of all 15 TXN in the waveform window. Compare each signal's behavior against HTAX specification.



8. Make sure no assertions are failing at the end of simulation. The assertion failure suggests that there is/are bug(s) in driver code which needs to be fix.

## To-do

- 1. In this lab we have provided you the code for rst\_dut\_and\_signal() in the driver . You need to complete the TO DOs in the task drive\_thru\_dut(req). Hints listed below,
  - 1.1. Set htax\_tx\_intf.tx\_outport\_req in one-hot fashion from pkt.dest\_port
  - 1.2. Assign htax\_tx\_intf.tx\_vc\_req from pkt.vc
  - 1.3. Wait till htax\_tx\_intf.tx\_vc\_gnt is received
  - 1.4. Set any one bit tx sot[vc-1:0] to 1 from the ones granted by htax tx intf.tx vc gnt
  - 1.5. Drive pkt.data[0] on htax\_tx\_intf.tx\_data
  - 1.6. Reset htax\_tx\_intf.tx\_outport\_req and htax\_tx\_intf.tx\_vc\_req (to zero)
  - 1.7. On consecutive clk-posedges drive each of the packet's pkt.data on htax\_tx\_intf.tx\_data
  - 1.8. Assign htax tx intf.tx sot to zero after first cycle
  - 1.9. Assert htax\_tx\_intf.tx\_release\_gnt for one clock cycle when driving second last data packet
  - 1.10. Assert htax\_tx\_intf.tx\_eot for one clock cycle when driving last data packet
  - 1.11. Replace XXX and YYY with appropriate values for a packet
  - 1.12. Assign htax\_tx\_intf.tx\_data to X and htax\_tx\_intf.tx\_eot to zero
- 2. In the monitor, complete the following tasks

- 2.1. Assign tx\_mon\_packet.dest\_port from htax\_tx\_intf.tx\_outport\_req
- 2.2. On consequtive cycles append htax\_tx\_intf.tx\_data to tx\_mon\_packet.data[] till htax\_tx\_intf.tx\_eot pulse
- 2.3. Replace XXX with appropriate condition in while loop
- 3. Make a lab report that includes your driver and monitor code, htax\_tx\_intf signals waveform (shown in step 7), simulation output that shows that there are no UVM\_FATAL/UVM\_ERROR/Assertion failures and HTAX Packet / HTAX TX Monitor Packet (like it is shown in step 5) and name it lab\_report.pdf.

<u>Note:</u> We will write the TX driver code for "Single Transmit Request" scenario only. For this course we won't verify the design for "Multiple Transmit Request" or "MLF".

#### **Deliverables**

Commit and push all your changes to your remote repository.

Your repository must include the following:

- The test directory
- The sim directory containing lab\_report.pdf
- The tb directory containing updated files.

Important note: To get full credit, you must upload all the required files and directories and strictly name your files according to the requirements.